Part Number Hot Search : 
6K010 SB158G 2SC2086 R65C21P3 IRFD224 D2W415CG TIP41C LTI406UF
Product Description
Full Text Search
 

To Download CY7C1041DV33-12BVXE Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  4-mbit (256k x 16) static ram cy7c1041dv33 cypress semiconductor corporation ? 198 champion court ? san jose , ca 95134-1709 ? 408-943-2600 document #: 38-05473 rev. *d revised july 17, 2006 features ? pin- and function-compatible with cy7c1041cv33 ? high speed ?t aa =10 ns ? low active power ?i cc = 90 ma @ 10 ns (industrial) ? low cmos standby power ?i sb2 = 10 ma ? 2.0 v data retention ? automatic power-down when deselected ? ttl-compatible inputs and outputs ? easy memory expansion with ce and oe features ? available in lead-free 48-ball vfbga, 44-lead (400-mil) molded soj and 44-pin tsop ii packages functional description [1] the cy7c1041dv33 is a high-performance cmos static ram organized as 256k words by 16 bits. writing to the device is accomplished by taking chip enable (ce ) and write enable (we ) inputs low. if byte low enable (ble ) is low, then data from i/o pins (i/o 0 ?i/o 7 ), is written into the location specified on the address pins (a 0 ?a 17 ). if byte high enable (bhe ) is low, then data from i/o pins (i/o 8 ?i/o 15 ) is written into the location specified on the address pins (a 0 ?a 17 ). reading from the device is accomplished by taking chip enable (ce ) and output enable (oe ) low while forcing the write enable (we ) high. if byte low enable (ble ) is low, then data from the memory location specified by the address pins will appear on i/o 0 ? i/o 7 . if byte high enable (bhe ) is low, then data from memory will appear on i/o 8 to i/o 15 . see the truth table at the back of this data sheet for a complete description of read and write modes. the input/output pins (i/o 0 ?i/o 15 ) are placed in a high-impedance state when the device is deselected (ce high), the outputs are disabled (oe high), the bhe and ble are disabled (bhe , ble high), or during a write operation (ce low, and we low). the cy7c1041dv33 is available in a standard 44-pin 400-mil-wide body width soj and 44-pin tsop ii package with center power and ground (revolutionary) pinout, as well as a 48-ball fine-pitch ball grid array (fbga) package. note 1. for guidelines on sram system design, please refer to the ?system design guidelines? cypress application note, available on t he internet at www.cypress.com. 14 15 logic block diagram a 1 a 2 a 3 a 4 a 5 a 6 a 7 a 8 column decoder row decoder sense amps input buffer 256k 16 a 0 a 11 a 13 a 12 a a a 16 a 17 a 9 a 10 i/o 0 ?i/o 7 oe i/o 8 ?i/o 15 ce we ble bhe [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 2 of 14 selection guide ?10 (industrial) ?12 (automotive) [2] unit maximum access time 10 12 ns maximum operating current 90 95 ma maximum cmos standby current 10 15 ma pin configurations n ote 2. automotive product information is preliminary. 48-ball mini fbga we v cc a 11 a 10 nc a 6 a 0 a 3 ce i/o 2 i/o 0 i/o 1 a 4 a 5 i/o 3 i/o 5 i/o 4 i/o 6 i/o 7 v ss a 9 a 8 oe v ss a 7 i/o 8 bhe nc a 17 a 2 a 1 ble v cc i/o 9 i/o 10 i/o 11 i/o 12 i/o 13 i/o 14 i/o 15 a 15 a 14 a 13 a 12 nc nc nc 3 2 6 5 4 1 d e b a c f g h a 16 top view soj tsop ii we 1 2 3 4 5 6 7 8 9 10 11 14 31 32 36 35 34 33 37 40 39 38 12 13 41 44 43 42 16 15 29 30 v cc a 5 a 6 a 7 a 8 a 0 a 1 oe v ss a 17 i/o 15 a 2 ce i/o 2 i/o 0 i/o 1 bhe a 3 a 4 18 17 20 19 i/o 3 27 28 25 26 22 21 23 24 v ss i/o 6 i/o 4 i/o 5 i/o 7 a 16 a 15 ble v cc i/o 14 i/o 13 i/o 12 i/o 11 i/o 10 i/o 9 i/o 8 a 14 a 13 a 12 a 11 a 9 a 10 nc (top view) [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 3 of 14 maximum ratings (above which the useful life may be impaired. for user guide- lines, not tested.) storage temperature ................................. ?65 c to +150 c ambient temperature with power applied............................................. ?55 c to +125 c supply voltage on v cc to relative gnd [3] .... ?0.3v to +4.6v dc voltage applied to outputs in high-z state [3] .....................................?0.3v to v cc +0.3v dc input voltage [3] ..................................?0.3v to v cc +0.3v current into outputs (low).... ..................................... 20 ma static discharge voltage......... .... ........... .............. ......>2001v (per mil-std-883, method 3015) latch-up current...................................................... >200 ma operating range range ambient temperature v cc speed industrial ?40 c to +85 c3.3v 0.3v 10 ns automotive ?40 c to +125 c 3.3v 0.3v 12 ns note 3. minimum voltage is?2.0v and v ih (max) = v cc + 2v for pulse durations of less than 20 ns. dc electrical characteristics over the operating range parameter description test conditions ?10 (industrial) ?12 (automotive) unit min. max. min. max. v oh output high voltage v cc = min., i oh = ?4.0 ma 2.4 2.4 v v ol output low voltage v cc = min., i ol = 8.0 ma 0.4 0.4 v v ih [3] input high voltage 2.0 v cc + 0.3 2.0 v cc + 0.3 v v il [3] input low voltage ?0.3 0.8 ?0.3 0.8 v i ix input leakage current gnd < v i < v cc ?1 +1 ?1 +1 a i oz output leakage current gnd < v out < v cc , output disabled ?1 +1 ?1 +1 a i cc v cc operating supply current v cc = max., f = f max = 1/t rc 100mhz 90 -ma 83mhz 80 95 ma 66mhz 70 85 ma 40mhz 60 75 ma i sb1 automatic ce power-down current?ttl inputs max. v cc , ce > v ih v in > v ih or v in < v il , f = f max 20 25 ma i sb2 automatic ce power-down current?cmos inputs max. v cc , ce > v cc ? 0.3v, v in > v cc ? 0.3v, or v in < 0.3v, f = 0 10 15 ma [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 4 of 14 capacitance [4] parameter description test conditions max. unit c in input capacitance t a = 25 c, f = 1 mhz, v cc = 3.3v 8 pf c out i/o capacitance 8 pf thermal resistance [4] parameter description test conditions fbga package soj package tsop ii package unit ja thermal resistance (junction to ambient) still air, soldered on a 3 4.5 inch, four-layer printed circuit board 27.89 57.91 50.66 c/w jc thermal resistance (junction to case) 14.74 36.73 17.17 c/w ac test loads and waveforms [5] 90% 10% 3.0v gnd 90% 10% all input pulses * capacitive load consists of all components of the test environment rise time: 1 v/ns fall time: 1 v/ns 30 pf* output z = 50 ? 50 ? 1.5v (b) (a) 3.3v output 5 pf (c) r 317 ? r2 351 ? high-z characteristics 10 ns device notes 4. tested initially and after any design or proc ess changes that may affect these parameters. 5. ac characteristics (except high-z) are te sted using the load conditions shown in figure (a). high-z characteristics are teste d for all speeds using the test load shown in figure (c). [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 5 of 14 ac switching characteristics over the operating range [6] parameter description ?10 (industrial) ?12 (automotive) unit min. max. min. max. read cycle t power [7] v cc (typical) to the first access 100 100 s t rc read cycle time 10 12 ns t aa address to data valid 10 12 ns t oha data hold from address change 3 3 ns t ace ce low to data valid 10 12 ns t doe oe low to data valid 5 6ns t lzoe oe low to low-z 0 0 ns t hzoe oe high to high-z [8, 9] 5 6ns t lzce ce low to low-z [9] 3 3 ns t hzce ce high to high-z [8, 9] 5 6ns t pu ce low to power-up 0 0 ns t pd ce high to power-down 10 12 ns t dbe byte enable to data valid 5 6ns t lzbe byte enable to low-z 0 0 ns t hzbe byte disable to high-z 6 6ns notes 6. test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5v, input pulse levels of 0 to 3. 0v, and output loading of the specified i ol /i oh and 30-pf load capacitance. 7. t power gives the minimum amount of time that the power supply should be at typical v cc values until the first memory access can be performed. 8. t hzoe , t hzce ,t hzbe and t hzwe are specified with a load capacitance of 5 pf as in part (c) of ac test loads. transition is measured when the outputs enter a high impedance state. 9. at any given temperature and voltage condition, t hzce is less than t lzce , t hzoe is less than t lzoe , t hzbe is less than t lzbe , and t hzwe is less than t lzwe for any given device. [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 6 of 14 write cycle [10, 11] t wc write cycle time 10 12 ns t sce ce low to write end 7 8 ns t aw address set-up to write end 7 8 ns t ha address hold from write end 0 0 ns t sa address set-up to write start 0 0 ns t pwe we pulse width 7 8 ns t sd data set-up to write end 5 6 ns t hd data hold from write end 0 0 ns t lzwe we high to low-z [9] 3 3 ns t hzwe we low to high-z [8, 9] 5 6ns t bw byte enable to end of write 7 8 ns data retention characteristics over the operating range parameter description conditions [12] min. max. unit v dr v cc for data retention 2.0 v i ccdr data retention current v cc = v dr = 2.0v, ce > v cc ? 0.3v, v in > v cc ? 0.3v or v in < 0.3v ind?l 10 ma auto 15 ma t cdr [4] chip deselect to data retention time 0 ns t r [13] operation recovery time t rc ns data retention waveform ac switching characteristics over the operating range [6] (continued) parameter description ?10 (industrial) ?12 (automotive) unit min. max. min. max. 3.0v 3.0v t cdr v dr > 2v data retention mode t r ce v cc notes 10. the internal write time of the memory is defined by the overlap of ce low, and we low. ce and we must be low to initiate a write, and the transition of either of these signals can terminate the write. the input dat a set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. 11. the minimum write cycle time for write cycle no. 4 (we controlled, oe low) is the sum of t hzwe and t sd . 12. no input may exceed v cc + 0.3v. 13. full device operation requires linear v cc ramp from v dr to v cc(min.) > 50 s or stable at v cc(min.) > 50 s [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 7 of 14 switching waveforms read cycle no. 1 [14, 15] read cycle no. 2 (oe controlled) [15, 16] previous data valid data valid t rc t aa t oha address data out 50% 50% data valid t rc t ace t doe t lzoe t lzce t pu high impedance t hzoe t hzbe t pd high oe ce icc isb impedance address data out v cc supply t dbe t lzbe t hzce bhe , ble current i cc i sb notes 14. device is continuously selected. oe , ce , bhe and/or bhe = v il . 15. we is high for read cycle. 16. address valid prior to or coincident with ce transition low. [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 8 of 14 write cycle no. 1 (ce controlled) [17, 18] switching waveforms (continued) t hd t sd t sce t sa t ha t aw t pwe t wc bw datai/o address ce we bhe, ble t notes 17. data i/o is high-impedance if oe or bhe and/or ble = v ih . 18. if ce goes high simultaneously with we going high, the output remains in a high-impedance state. [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 9 of 14 write cycle no. 2 (ble or bhe controlled) write cycle no. 3 (we controlled, oe high during write) [17, 18] switching waveforms (continued) t hd t sd t bw t sa t ha t aw t pwe t wc t sce datai/o address bhe ,ble we ce t hd t sd t pwe t sa t ha t aw t sce t wc t hzoe data in valid ce address we data i/o oe note 19 bhe ,ble n o t e 19. during this period the i/os are in the output state and input signals should not be applied. [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 10 of 14 write cycle no. 4 (we controlled, oe low) truth table ce oe we ble bhe i/o 0 ?i/o 7 i/o 8 ?i/o 15 mode power h x x x x high-z high-z power-down standby (i sb ) l l h l l data out data out read all bits active (i cc ) l l h l h data out high-z read lower bits only active (i cc ) l l h h l high-z data out read upper bits only active (i cc ) l x l l l data in data in write all bits active (i cc ) l x l l h data in high-z write lower bits only active (i cc ) l x l h l high-z data in write upper bits only active (i cc ) l h h x x high-z high-z selected, outputs disabled active (i cc ) switching waveforms (continued) t hd t sd t sce t ha t aw t pwe t wc t bw data i/o address ce we bhe , ble t sa t lzwe t hzwe note 19 bhe ,ble ordering information speed (ns) ordering code package diagram package type operating range 10 cy7c1041dv33-10bvi 51-85150 48-ball vfbga industrial cy7c1041dv33-10bvxi 48-ball vfbga (pb-free) cy7c1041dv33-10vxi 51-85082 44-lead (400-mil) molded soj (pb-free) cy7c1041dv33-10zsxi 51-85087 44-pin tsop ii (pb-free) [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 11 of 14 12 CY7C1041DV33-12BVXE 51-85150 48-ball vfbga (pb-free) automotive cy7c1041dv33-12vxe 51-85082 44-lead (400-mil) molded soj (pb-free) cy7c1041dv33-12zsxe 51-85087 44-pin tsop ii (pb-free) please contact your local cypress sales re presentative for availability of these parts ordering information speed (ns) ordering code package diagram package type operating range package diagrams figure 1. 48-ball vfbga (6 x 8 x 1 mm) (51-85150) a 1 a1 corner 0.75 0.75 ?0.300.05(48x) ?0.25 m c a b ?0.05 m c b a 0.15(4x) 0.210.05 1.00 max c seating plane 0.55 max. 0.25 c 0.10 c a1 corner top view bottom view 2 3 4 3.75 5.25 b c d e f g h 65 46 5 23 1 d h f g e c b a 6.000.10 8.000.10 a 8.000.10 6.000.10 b 1.875 2.625 0.26 max. 51-85150-*d [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 12 of 14 figure 2. 44-lead (400-mil) molded soj (51-85082) package diagrams (continued) 51-85082-*b [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 13 of 14 ? cypress semiconductor corporation, 2006. the information contained herein is subject to change without notice. cypress semic onductor corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a cypress product. nor does it convey or imply any license under patent or ot her rights. cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agr eement with cypress. furthermore, cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to re sult in significant injury to the user. the inclusion of cypress products in life-support systems application implies that the manu facturer assumes all risk of such use and in doing so indemni fies cypress against all charges. all products and company names mentioned in this docum ent may be the trademarks of their respective holders. figure 3. 44-pin tsop ii (51-85087) package diagrams (continued) 51-85087-*a [+] feedback [+] feedback
cy7c1041dv33 document #: 38-05473 rev. *d page 14 of 14 document history page document title: cy7c1041dv33 4-mbit (256k x 16) static ram document number: 38-05473 rev. ecn no. issue date orig. of change description of change ** 201560 see ecn swi advance data sheet for c9 ipp *a 233729 see ecn rkf 1.ac, dc parameters are modified as per eros(spec # 01-2165) 2.pb-free offering in the ?ordering information? *b 351117 see ecn pci changed from advance to preliminary removed 15 and 20 ns speed bin corrected dc voltage (min) value in maximum ratings section from - 0.5 to - 0.3v redefined i cc values for com?l and ind?l temperature ranges i cc (com?l): changed from 100, 80 and 67 ma to 90, 80 and 75 ma for 8, 10 and 12ns speed bins respectively i cc (ind?l): changed from 80 and 67 ma to 90 and 85 ma for 10 and 12ns speed bins respectively added static discharge voltag e and latch-up current spec added v ih(max ) spec in note# 2 changed note# 4 on ac test loads changed reference voltage level for meas urement of hi-z parameters from 500 mv to 200 mv added data retention characteristics/waveform and footnote # 11, 12 added write cycle (we controlled, oe high during write) timing diagram changed package diagram name from 44-pin tsop ii z44 to 44-pin tsop ii zs44 and from 44-lead (400-mil) molded soj v34 to 44-lead (400-mil) molded soj v44 changed part names from z to zs in the ordering information table added 8 ns product information added lead-free ordering information shaded ordering information table *c 446328 see ecn nxr converted from preliminary to final removed -8 speed bin removed commercial operating range product information included automotive operating range product information updated thermal resistance table updated footnote #8 on high-z parameter measurement updated the ordering information and replaced package name column with package diagram in the ordering information table *d 480177 see ecn vkn added -10bvi product ordering code in the ordering information table [+] feedback [+] feedback


▲Up To Search▲   

 
Price & Availability of CY7C1041DV33-12BVXE

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X